## 16 x 16-Bit CMOS Parallel Multipliers

The HMU16 and HMU17 are high speed, low power CMOS 16-bit x 16-bit multipliers ideal for fast, real time digital signal processing applications.

The X and Y operands along with their mode controls (TCX and TCY) have 17-bit input registers. The mode controls independently specify the operands as either two's complement or unsigned magnitude format, thereby allowing mixed mode multiplication operations.

Two 16-bit output registers are provided to hold the most and least significant halves of the result (MSP and LSP). For asynchronous output, these registers may be made transparent through the use of the Feedthrough Control (FT).

Additional inputs are provided for format adjustment and rounding. The Format Adjust control (FA) allows the user to select either a left shifted 31-bit product or a full 32-bit product, whereas the round control (RND) provides the capability of rounding the most significant portion of the result.

The HMU16 has independent clocks (CLKX, CLKY, CLKL, CLKM) associated with each of these registers to maximize throughput and simplify bus interfacing. The HMU17 has only a single clock input (CLK), but makes use of three register enables ( $\overline{\mathrm{ENX}}, \overline{\mathrm{ENY}}$ and $\overline{\mathrm{ENP}}$ ). The $\overline{\mathrm{ENX}}$ and $\overline{\mathrm{ENY}}$ inputs control the $X$ and $Y$ Input Registers, while ENP controls both the MSP and LSP Output Registers. This configuration facilitates the use of the HMU17 for microprogrammed systems.
The two halves of the product may be routed to a single 16-bit three-state output port via a multiplexer, and in addition, the LSP is connected to the Y-input port through a separate three-state buffer.

## Features

- $16 \times 16$-Bit Parallel Multiplier with Full 32-Bit Product
- High-Speed (35ns) Clocked Multiply Time
- Low Power Operation
- $\operatorname{ICCSB}=500 \mu \mathrm{~A}$ Maximum
- $I_{\text {CCOP }}=7.0 \mathrm{~mA}$ Maximum at 1 MHz
- Supports Two's Complement, Unsigned Magnitude and Mixed Mode Multiplication
- HMU16 is Compatible with the AM29516, LMU16, IDT7216 and the CY7C516
- HMU17 is Compatible with the AM29517, LMU17, IDT7217 and the CY7C517
- TTL Compatible Inputs/Outputs
- Three-State Outputs


## Applications

- Fast Fourier Transform Analysis
- Digital Filtering
- Graphic Display Systems
- Image Processing
- Radar and Sonar
- Speech Synthesis and Recognition


## Ordering Information

| PART NUMBER | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. <br> NO. |
| :---: | :---: | :---: | :---: |
| HMU16JC-35 | 0 to 70 | 68 Ld PLCC | N68.95 |
| HMU16JC-45 | 0 to 70 | 68 Ld PLCC | N68.95 |
| HMU16GC-35 | 0 to 70 | 68 Ld CPGA | G68.B |
| HMU16GC-45 | 0 to 70 | 68 Ld CPGA | G68.B |
| HMU17JC-35 | 0 to 70 | 68 Ld PLCC | N68.95 |
| HMU17JC-45 | 0 to 70 | 68 Ld PLCC | N68.95 |
| HMU17GC-35 | 0 to 70 | 68 Ld CPGA | G68.B |
| HMU17GC-45 | 0 to 70 | 68 Ld CPGA | G68.B |

## Pinouts



Functional Block Diagrams


HMU17


## Pin Description

| SYMBOL | PLCC PIN NUMBER | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | 1,68 |  | $\mathrm{V}_{\mathrm{CC}}$. The +5 V power supply pins. A $0.1 \mu \mathrm{~F}$ capacitor between the $\mathrm{V}_{\mathrm{CC}}$ and GND pins is recommended. |
| GND | 2, 3 |  | GND. The device ground. |
| X0-X15 | 47-59, 61-63 | 1 | X-Input Data. These 16 data inputs provide the multiplicand which may be in two's complement or unsigned magnitude format. |
| $\begin{aligned} & \text { Y0-Y15/ } \\ & \text { P0-P15 } \end{aligned}$ | 27-42 | I/O | Y-Input/LSP Output Data. This 16-bit port is used to provide the multiplier which may be in two's complement or unsigned magnitude format. It may also be used for output of the Least Significant Product (LSP). |
| $\begin{aligned} & \text { P16-P31/ } \\ & \text { P0-P15 } \end{aligned}$ | 10-25 | 0 | Output Data. This 16-bit port may provide either the MSP (P16-31) or the LSP (P0-15). |
| TCY, TCX | 66, 67 | 1 | Two's Complement Control. Input data is interpreted as two's complement when this control is HIGH. A LOW indicates the data is to be interpreted as unsigned magnitude format. |
| FT | 5 | I | Feed through Control. When this control is HIGH, both the MSP and LSP Registers are transparent. When LOW, the registers are latched by their associated clock signals. |
| $\overline{F A}$ | 6 | 1 | Format Adjust Control. A full 32-bit product is selected when this control line is HIGH. A LOW on this control line selects a left shifted 31-bit product with the sign bit replicated in the LSP. This control is normally HIGH, except for certain two's complement integer and fractional applications. |
| RND | 65 | 1 | Round Control. When this control is HIGH, a one is added to the Most Significant Bit (MSB) of the LSP. This position is dependent on the $\overline{F A}$ control; $\overline{F A}=$ HIGH indicates RND adds to the 2-15 bit (P15), and $\overline{F A}=$ LOW indicates RND adds to the $2^{-16}$ bit (P14). |
| MSPSEL | 4 | 1 | Output Multiplexer Control. When this control is LOW, the MSP is available for output at the dedicated output port, and the LSP is available at the Y-input/LSP output port. When MSPSEL is HIGH, the LSP is available at both ports and the MSP is not available for output. |
| $\overline{\mathrm{OEL}}$ | 46 | 1 | Y-In/P0-15 Output Port Three-State Control. When $\overline{\mathrm{OEL}}$ is HIGH, the output drivers are in the high impedance state. This state is required for Ydata input. When $\overline{\mathrm{OEL}}$ is LOW, the port is enabled for LSP output. |
| $\overline{O E P}$ | 7 | 1 | P16-31/P0-15 Output Port Three-State Control. A LOW on this control line enables the output port. When $\overline{\mathrm{OEP}}$ is HIGH, the output drivers are in the high impedance state. |

## THE FOLLOWING PIN DESCRIPTIONS APPLY TO THE HMU16 ONLY

| CLKX | 64 | I | X-Register Clock. The rising edge of this clock loads the X-data Input Register along with the TCX <br> and RND Registers. |
| :---: | :---: | :---: | :--- |
| CLKY | 44 | । | Y-Register Clock. The rising edge of this clock loads the Y-data Input Register along with the TCY <br> and RND Registers. |
| CLKM | 8 | I | MSP Register Clock. The rising edge of CLKM loads the Most Significant Product (MSP) Register. |
| CLKL | 45 | I | LSP Register Clock. The rising edge of CLKL loads the Least Significant Product (LSP) Register. |

## THE FOLLOWING PIN DESCRIPTIONS APPLY TO THE HMU17 ONLY

| CLK | 45 | 1 | Clock. The rising edge of this clock will load all enabled registers. |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{ENX}}$ | 64 | 1 | X-Register Enable. When $\overline{\text { ENX }}$ is LOW, the X-register is enabled; X-input data and TCX will be latched at the rising edge of CLK. When $\overline{\mathrm{ENX}}$ is high, the X-register is in a hold mode. |
| $\overline{\mathrm{ENY}}$ | 44 | 1 | Y-Register Enable. $\overline{\mathrm{ENY}}$ enables the Y-register. (See $\overline{\mathrm{ENX}}$ ). |
| $\overline{\mathrm{ENP}}$ | 8 | 1 | Product Register Enable. ENP enables the Product Register. Both the MSP and LSP Sections are enabled by ENP. (See ENX). |

## Functional Description

The HMU16/HMU17 are high speed $16 \times 16$-bit multipliers designed to perform very fast multiplication of two 16-bit binary numbers. The two 16-bit operands ( X and Y ) may be independently specified as either two's complement or unsigned magnitude format by the two's complement controls (TCX and TCY). When either of these control lines is LOW, the respective operand is treated as an unsigned 16-bit value; and when it is HIGH, the operand is treated as a signed value represented in two's complement format. The operands along with their respective controls are latched at the rising edge of the associated clock signal. The HMU16 accomplishes this through the use of independent clock inputs for each of the Input Registers (CLKX and CLKY), while the HMU17 utilizes a single clock signal (CLK) along with the X and Y register enable inputs ( $\overline{\mathrm{ENX}}$ and $\overline{\mathrm{ENY}}$ ).

Input controls are also provided for rounding and format adjustment of the 32-bit product. The Round input (RND) is provided to accommodate rounding of the most significant portion of the product by adding one to the Most Significant Bit (MSB) of the LSP Register. The position of the MSB is dependent on the state of the Format Adjust Control (see Pin Descriptions and Multiplier Input/Output Format Tables). The Round input is latched into the RND Register whenever either of the input registers is clocked. The Format Adjust control ( $\overline{\mathrm{FA}}$ ) allows the product output to be formatted. When the $\overline{\mathrm{FA}}$ control is HIGH, a full 32-bit product is output; and when $\overline{F A}$ is LOW, a left-shifted 31-bit product is output with the sign bit replicated in bit position 15 of the LSP. The $\overline{F A}$ control must be HIGH for unsigned magnitude, and mixed mode multiplication operations. It may be LOW for certain two's complement integer and fractional operations only (see Multiplier Input/ Output Formats Table).

The HMU16/HMU17 multipliers are equipped with two 16-bit Output Registers (MSP and LSP) which are provided to hold the most and least significant portions of the resultant product respectively. The HMU16 uses independent clocks (CLKM and CLKL) for latching the two output registers, while the HMU17 uses a single clock input (CLK) along with the Product Latch Enable ( $\overline{\mathrm{ENP}}$ ). The MSP and LSP Registers may also be made transparent for asynchronous output through the use of the Feed through Control (FT). There are two output configurations which may be selected when using the HMU16/HMU17 multipliers. The first configuration allows the simultaneous access of the most and least significant halves of the product. When the MSPSEL input is LOW, the Most Significant Product will be available at the dedicated output port (P16-31/P0-15). The Least Significant Product is simultaneously available at the bidirectional port shared with the Y -inputs (Y0-15/P0-15) through the use of the LSP output enable ( $\overline{\mathrm{OEL}})$. The other output configuration involves multiplexing the MSP and LSP Registers onto the dedicated output port through the use of the MSPSEL control. When the $\overline{\text { MSPSEL }}$ control is LOW, the Most Significant Product will be available at the dedicated output port; and when $\overline{\text { MSPSEL }}$ is HIGH, the Least Significant Product will be available at this port. This configuration allows access of the entire 32 -bit product by a 16 -bit wide system bus.
Multiplier Input/Output Formats

FIGURE 2. FRACTIONAL UNSIGNED MAGNITUDE NOTATION
Multiplier Input/Output Formats (Continued)


$\times$

FIGURE 4. INTEGER TWO'S COMPLEMENT NOTATION
NOTE: In this format an overflow occurs in the attempted multiplication of the two's complement number $1,000 \ldots 0$ with $1,000 \ldots 0$ yielding an erroneous product of -1 in the fraction case and $-2^{30}$ in the integer case.
Multiplier Input/Output Formats (Continued)

FIGURE 6. INTEGER MIXED MODE NOTATION

| Absolute Maximum Ratings |  |
| :---: | :---: |
| Supply Voltage . | +8.0V |
| Input, Output or I/O Voltage Applied | GND 0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Storage Temperature Range | .. $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Operating Conditions |  |
| Voltage Range | . +4.75 V to +5.25 V |
| Temperature Range | $\ldots .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |

## Thermal Information

| Thermal Resistance (Typical, Note 1) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| PLCC $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots$ | 43.2 | 15.1 |
| CPGA............................................. | 42.69 | 10.0 |

Maximum Package Power Dissipation at $70^{\circ} \mathrm{C}$
$\quad$ PLCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Maximum Junction Temperature
PLCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$
CPGA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $175^{\circ} \mathrm{C}$
Maximum Lead Temperature (Soldering, 10s). . . . . . . . . . . . . $300^{\circ} \mathrm{C}$

## Die Characteristics

Gate Count
4500 Gates

CAUTION: Stresses above those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating, and operation at these or any other conditions above those indicated in the operations sections of this specification is not implied.

NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

DC Electrical Specifications $\quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logical One Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ | 2.0 | - | V |
| Logical Zero Input Voltage | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | - | 0.8 | V |
| Output High Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{IOH}=400 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | 2.6 | - | V |
| Output Low Voltage | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{\mathrm{OL}}=+4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | - | 0.4 | V |
| Input Leakage Current | 1 | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND, $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ | 10 | 10 | $\mu \mathrm{A}$ |
| Output or I/O Leakage Current | 10 | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{GND}, \mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ | 10 | 10 | $\mu \mathrm{A}$ |
| Standby Power Supply Current | ${ }^{\text {ICCSB }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V} \\ & \text { Outputs Open } \end{aligned}$ | - | 500 | $\mu \mathrm{A}$ |
| Operating Power Supply Current | ICCOP | $\begin{aligned} & V_{1}=V_{C C} \text { or } G N D, V_{C C}=5.25 \mathrm{~V} \\ & f=1 \mathrm{MHz}(\text { Note } 2) \end{aligned}$ | - | 7.0 | mA |

NOTE:
2. Operating Supply Current is proportional to frequency, Typical rating is $5 \mathrm{~mA} / \mathrm{MHz}$.

Capacitance $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Note 3

| PARAMETER | SYMBOL | TEST CONDITIONS | TYPICAL | UNITS |
| :--- | :---: | :---: | :---: | :---: |
| Input Capacitance | $\mathrm{C}_{\mathrm{IN}}$ | Frequency $=1 \mathrm{MHz}$. All measurements <br> referenced to device ground. | 15 | pF |
| Output Capacitance | $\mathrm{C}_{\mathrm{OUT}}$ |  | 10 |  |
| I/O Capacitance | $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ |  | pF |  |
| 10 | 10 | pF |  |  |

NOTE:
3. Not tested, but characterized at initial design and at major process/design changes.

AC Electrical Specifications $\quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, Note 6

| PARAMETER | SYMBOL | TEST CONDITIONS | HMU16/HMU17-35 |  | HMU16/HMU17-45 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| Unclocked Multiply Time | $t_{\text {MUC }}$ |  | - | 55 | - | 70 | ns |
| Clocked Multiply Time | $t_{M C}$ |  | - | 35 | - | 45 | ns |
| X, Y, RND Setup Time | ts |  | 15 | - | 18 | - | ns |
| X, Y, RND Hold Time | $\mathrm{t}_{\mathrm{H}}$ |  | 2 | - | 2 | - | ns |
| Clock Pulse Width High | $t_{\text {PWW }}$ |  | 10 | - | 15 | - | ns |
| Clock Pulse Width Low | $t_{\text {PWL }}$ |  | 10 | - | 15 | - | ns |
| $\overline{\text { MSPSEL }}$ to Product Out | tPDSEL |  | - | 22 | - | 25 | ns |
| Output Clock to P | tPDP |  | - | 22 | - | 25 | ns |
| Output Clock to Y | $t_{\text {PDY }}$ |  | - | 22 | - | 25 | ns |
| Three-State Enable Time | $t_{\text {ENA }}$ | Note 4 | - | 22 | - | 25 | ns |
| Three-State Disable Time | tDIS |  | - | 22 | - | 25 | ns |
| Clock Enable Setup Time (HMU17 Only) | tSE |  | 15 | - | 15 | - | ns |
| Clock Enable Hold Time (HMU17 Only) | the |  | 2 | - | 2 | - | ns |
| Clock Low Hold Time CLKXY Relative to CLKML (HMU16 Only) | $\mathrm{t}_{\mathrm{HCL}}$ | Note 5 | 0 | - | 0 | - | ns |
| Output Rise Time | $\mathrm{tr}_{r}$ | From 0.8 V to 2.0 V | - | 8 | - | 8 | ns |
| Output Fall Time | $t_{f}$ | From 2.0 V to 0.8 V | - | 8 | - | 8 | ns |

NOTES:
4. Transition is measured at $\pm 200 \mathrm{mV}$ from steady state voltage with loading specified in AC Test Circuit, $\mathrm{V}_{1}=1.5 \mathrm{~V}, \mathrm{R}_{1}=500 \Omega$ and $\mathrm{C}_{1}=40 \mathrm{pF}$.
5. To ensure the correct product is entered in the output registers, new data may not be entered into the input registers before the output registers have been clocked.
6. Refer to AC Test Circuit, with $\mathrm{V}_{1}=2.4 \mathrm{~V}, \mathrm{R}_{1}=500 \Omega$ and $\mathrm{C}_{1}=40 \mathrm{pF}$.

## AC Test Circuit



NOTE: Includes Stray and Jig Capacitance.

## AC Testing Input, Output Waveforms



NOTE: AC Testing: All parameters tested as per test circuit. Input rise and fall times are driven at $1 \mathrm{~ns} / \mathrm{V}$.

## Timing Diagrams



FIGURE 7. SETUP AND HOLD TIME


FIGURE 9. HMU16 TIMING DIAGRAM


FIGURE 8. THREE-STATE CONTROL


FIGURE 10. HMU17 TIMING DIAGRAM


G68.B MIL-STD-1835 CMGA3-P68D (P-AC) 68 LEAD CERAMIC PIN GRID ARRAY PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.215 | 0.345 | 5.46 | 8.76 | - |
| A1 | 0.070 | 0.145 | 1.78 | 3.68 | 3 |
| b | 0.016 | 0.0215 | 0.41 | 0.55 | 8 |
| b1 | 0.016 | 0.020 | 0.41 | 0.51 | - |
| b2 | 0.042 | 0.058 | 1.07 | 1.47 | 4 |
| C | - | 0.080 | - | 2.03 | - |
| D | 1.140 | 1.180 | 28.96 | 29.97 | - |
| D1 | 1.000 BSC |  | 25.4 BSC |  | - |
| E | 1.140 | 1.180 | 28.96 | 29.97 | - |
| E1 | 1.000 BSC |  | 25.4 BSC |  | - |
| e | 0.100 BSC |  | 2.54 BSC |  | 6 |
| k | 0.008 REF |  | 0.20 REF |  | - |
| L | 0.120 | 0.140 | 3.05 | 3.56 | - |
| Q1 | 0.025 | 0.060 | 0.64 | 1.52 | 5 |
| S | 0.000 BSC |  | 0.00 BSC |  | 10 |
| S1 | 0.003 | - | 0.08 | - | - |
| M | 11 |  | 11 |  | 1 |
| N | - | 121 | - | 121 | 2 |

Rev. 0 6/20/95
NOTES:

1. " M " represents the maximum pin matrix size.
2. " N " represents the maximum allowable number of pins. Number of pins and location of pins within the matrix is shown on the pinout listing in this data sheet.
3. Dimension "A1" includes the package body and Lid for both cav-ity-up and cavity-down configurations. This package is cavity down. Dimension "A1" does not include heatsinks or other attached features.
4. Standoffs are required and shall be located on the pin matrix diagonals. The seating plane is defined by the standoffs at dimension "Q1".
5. Dimension "Q1" applies to cavity-down configurations only.
6. All pins shall be on the 0.100 inch grid.
7. Datum C is the plane of pin to package interface for both cavity up and down configurations.
8. Pin diameter includes solder dip or custom finishes. Pin tips shall have a radius or chamfer.
9. Corner shape (chamfer, notch, radius, etc.) may vary from that shown on the drawing. The index corner shall be clearly unique.
10. Dimension " $S$ " is measured with respect to datums $A$ and $B$.
11. Dimensioning and tolerancing per ANSI Y14.5M-1982.
12. Controlling dimension: $\operatorname{INCH}$.

## Plastic Leaded Chip Carrier Packages (PLCC)



N68.95 (JEDEC MS-018AE ISSUE A) 68 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |
| A | 0.165 | 0.180 | 4.20 | 4.57 | - |  |  |
| A1 | 0.090 | 0.120 | 2.29 | 3.04 | - |  |  |
| D | 0.985 | 0.995 | 25.02 | 25.27 | - |  |  |
| D1 | 0.950 | 0.958 | 24.13 | 24.33 | 3 |  |  |
| D2 | 0.441 | 0.469 | 11.21 | 11.91 | 4,5 |  |  |
| E | 0.985 | 0.995 | 25.02 | 25.27 | - |  |  |
| E1 | 0.950 | 0.958 | 24.13 | 24.33 | 3 |  |  |
| E2 | 0.441 | 0.469 | 11.21 | 11.91 | 4,5 |  |  |
| N | 68 |  |  | 68 |  |  | 6 |

Rev. 2 11/97

NOTES:

1. Controlling dimension: $\operatorname{INCH}$. Converted millimeter dimensions are not necessarily exact.
2. Dimensions and tolerancing per ANSI Y14.5M-1982.
3. Dimensions D1 and E1 do not include mold protrusions. Allowable mold protrusion is 0.010 inch $(0.25 \mathrm{~mm})$ per side. Dimensions D1 and E1 include mold mismatch and are measured at the extreme material condition at the body parting line.
4. To be measured at seating plane -C- contact point.
5. Centerline to be determined where center leads exit plastic body.
6. " $N$ " is the number of terminal positions.

All Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at website www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site www.intersil.com

